# National Institute of Technical Teachers' Training and Research, Bhopal PROGRAMME BRIEF

- Title of the Programme:- Circuit design and simulation using Multisim
- **Programme code:** EEE-06
- Programme duration: 19 to 23 June 2023
- Venue: DEEE, NITTTR Bhopal
- 1. Rationale: Electronics components and circuits are the backbone of every electronic system. Electronics circuits are comprised of analog and digital components. Design, simulation, and testing of various analog and digital circuits/systems using an electronic design and automation tool/software is an essential need of the present time to work in the electronics industry. The aim of this FDP is to develop skills to use MULTISIM Software to develop prototype designs containing analog and digital components, a printed circuit board of the given circuit, and test the circuit's functionality virtually.

## 2. Programme Outcomes:

After attending this programming the participants will be able to:

- Develop skills to use MULTISIM and Ultiboard software.
- Test Analog and Digital circuits using MULTISIM software.
- Develop analog and digital application circuits.
- Develop applications related Electrical and Electronic Engineering field.

#### 3. Programme Content:

Introduction to MULTISIM Software, design and test Electrical and Electronic Circuits using MULTISIM software, Analog, and Digital circuit design simulation and test the functionality, develop and test simple applications circuits, Component wizard, Introduction to Ultiboard software, small project on circuit design and simulation.

#### 4. Instructional Strategy: -

Interactive Lectures, Input-cum-Discussions, analogies, e-learning, hands on practices on software, individual assignments, Group discussion, Internet-based syndicate work and presentation, quiz, and tests.

### 5. Target Group: -

Faculty of AICTE approved Degree/ Diploma level technical institutions, Government/aided/self-financed/Government funded Science, Polytechnic

and Engineering faculty.

# 6. Coordinator & Faculty details:

Coordinator :- Dr.(Mrs.) Anjali Potnis, Assistant Professor, DEEEE

Tel. No.(O): + 91 (755) 2661600 - 02 Extn. 368

E-mail ID: apotnis@nitttrbpl.ac.in

**Co- coordinator** :- Prof. S.S. Mathew, Associate Professor, DEEEE

Tel. No.(O): + 91 (755) 2661600 - 02 Extn. 363

E-mail ID: ssmathew@nitttrbpl.ac.in

# 7. Tentative Programme Schedule:

| Day       | Session 1           | Session 2                 | Lunch | Session 3                | Session 4                          |
|-----------|---------------------|---------------------------|-------|--------------------------|------------------------------------|
|           | 10.00 AM-           | 11.45 AM -                | 13.30 | 2.15 PM -                | 4.00 PM -                          |
|           | 11.30 AM            | 13.15 PM                  | PM -  | 3.45 PM                  | 5.30 PM                            |
|           |                     |                           | 2.00  |                          |                                    |
| Day-1     |                     | Overview of               | PM    | Practice                 |                                    |
|           |                     | Multisim                  |       | Session                  | Assignment-                        |
| Monday    | Registration        | Software                  |       | 30331011                 | 1 and<br>feedback on<br>assignment |
| Day-2     | Building            | Building and              |       | Practice                 | Assignment-                        |
| Tuesday   | and Testing         | Testing                   |       | and                      | 2                                  |
|           | Analog<br>Circuits  | Analog<br>Circuits        |       | Assignments              | and<br>feedback on                 |
|           | Circuits            | Circuits                  |       | on Analog<br>circuits    | assignment                         |
|           |                     |                           |       | en cares                 | assignment                         |
| Day-3     | Building            | Building and              |       | Practice and             | Assignment-                        |
| Wednesday | and Testing         | Testing                   |       | Assignments              | 3 and                              |
|           | Digital<br>Circuits | Digital<br>Circuits       |       | based<br>Digital         | feedback on assignment             |
|           | Circuits            | Circuits                  |       | Circuit                  | assignment                         |
|           |                     |                           |       |                          |                                    |
| Day-4     | Component           | Introduction              |       | Project                  | Project                            |
| Thursday  | Wizard              | to Ultiboard<br>and other |       | Assignments and Practice | Assignments and Practice           |
|           |                     | open source               |       | and Practice             | and Practice                       |
|           |                     | software                  |       |                          |                                    |
|           |                     |                           |       |                          |                                    |
| Day-5     | Project             | Presentations             |       | Achievement              | Valedictory                        |
| Friday    | submission<br>and   | by                        |       | Test                     | Session                            |
|           | feedback            | Participants              |       |                          |                                    |
|           | Tecaback            |                           |       |                          |                                    |
|           | 1                   | I                         | l     | 1                        | I .                                |